# **BLC9G15LS-400AVT**

# **Power LDMOS transistor**

**AMPLEON** 

Rev. 1 — 17 March 2016

**Product data sheet** 

## 1. Product profile

### 1.1 General description

400 W LDMOS packaged asymmetric Doherty power transistor for base station applications at frequencies from 1452 MHz to 1511 MHz.

#### Table 1. Typical performance

Typical RF performance at  $T_{case}$  = 25 °C in an asymmetrical Doherty production test circuit.  $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA (main);  $V_{GS(amp)peak}$  = 0.5 V, unless otherwise specified.

| Test signal      | f            | V <sub>DS</sub> | P <sub>L(AV)</sub> | G <sub>p</sub> | $\eta_D$ | ACPR           |
|------------------|--------------|-----------------|--------------------|----------------|----------|----------------|
|                  | (MHz)        | (V)             | (W)                | (dB)           | (%)      | (dBc)          |
| 1-carrier W-CDMA | 1452 to 1511 | 32              | 93                 | 16.5           | 48       | -35 <u>[1]</u> |

<sup>[1]</sup> Test signal: 1-carrier W-CDMA; 3GPP test model 1; 64 DPCH; PAR = 9.6 dB at 0.01 % probability on CCDF

### 1.2 Features and benefits

- Excellent ruggedness
- High-efficiency
- Low thermal resistance providing excellent thermal stability
- Lower output capacitance for improved performance in Doherty applications
- Designed for low memory effects providing excellent digital pre-distortion capability
- Internally matched for ease of use
- Integrated ESD protection
- Compliant to Directive 2002/95/EC, regarding Restriction of Hazardous Substances (RoHS)

#### 1.3 Applications

RF power amplifiers for base stations and multi carrier applications in the 1452 MHz to 1511 MHz frequency range

# 2. Pinning information

Table 2. Pinning

| Pin | Description             |     | Simplified outline | Graphic symbol     |
|-----|-------------------------|-----|--------------------|--------------------|
| 1   | drain2 (peak)           |     | - 0 4 -            | 0.7                |
| 2   | drain1 (main)           |     | 7 2 1 6            | 2,7                |
| 3   | gate1 (main)            |     | 5                  |                    |
| 4   | gate2 (peak)            |     | 3 4                | 3——5               |
| 5   | source                  | [1] |                    | 4—                 |
| 6   | video decoupling (peak) |     |                    | ' <del> </del>     |
| 7   | video decoupling (main) |     |                    | 1, 6<br>aaa-014884 |

<sup>[1]</sup> Connected to flange.

# 3. Ordering information

Table 3. Ordering information

| Type number      | Package |                                                        |           |  |  |  |
|------------------|---------|--------------------------------------------------------|-----------|--|--|--|
|                  | Name    | Description                                            | Version   |  |  |  |
| BLC9G15LS-400AVT | -       | air cavity plastic earless flanged package;<br>6 leads | SOT1258-3 |  |  |  |

# 4. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                   | Parameter                          | Conditions    | Min | Max  | Unit |
|--------------------------|------------------------------------|---------------|-----|------|------|
| $V_{DS}$                 | drain-source voltage               |               | -   | 65   | V    |
| V <sub>GS(amp)main</sub> | main amplifier gate-source voltage |               | -6  | +13  | V    |
| V <sub>GS(amp)peak</sub> | peak amplifier gate-source voltage |               | -6  | +13  | V    |
| T <sub>stg</sub>         | storage temperature                |               | -65 | +150 | °C   |
| Tj                       | junction temperature               | [1]           | -   | 225  | °C   |
| T <sub>case</sub>        | case temperature                   | operating [1] | -40 | +125 | °C   |

<sup>[1]</sup> Continuous use at maximum temperature will affect the reliability, for details refer to the online MTF calculator.

# 5. Thermal characteristics

Table 5. Thermal characteristics

| Symbol               | Parameter | Conditions                                                                                  | Тур  | Unit |
|----------------------|-----------|---------------------------------------------------------------------------------------------|------|------|
| R <sub>th(j-c)</sub> |           | $V_{DS}$ = 32 V; $I_{Dq}$ = 980 mA (main);<br>$V_{GS(amp)peak}$ = 0,4 V; $T_{case}$ = 80 °C |      |      |
|                      |           | P <sub>L</sub> = 93 W                                                                       | 0.31 | k/W  |
|                      |           | P <sub>L</sub> = 117 W                                                                      | 0.29 | k/W  |

BLC9G15LS-400AVT

All information provided in this document is subject to legal disclaimers.

© Ampleon Netherlands B.V. 2016. All rights reserved.

#### 6. Characteristics

Table 6. DC characteristics

 $T_i$  = 25 °C unless otherwise specified.

| Symbol               | Parameter                        | Conditions                                                        | Min  | Тур  | Max  | Unit |
|----------------------|----------------------------------|-------------------------------------------------------------------|------|------|------|------|
| Main dev             | rice                             |                                                                   |      |      |      |      |
| V <sub>(BR)DSS</sub> | drain-source breakdown voltage   | $V_{GS} = 0 \text{ V}; I_D = 1.62 \text{ mA}$                     | 65   | -    | -    | V    |
| V <sub>GS(th)</sub>  | gate-source threshold voltage    | V <sub>DS</sub> = 10 V; I <sub>D</sub> = 162 mA                   | 1.5  | 2.0  | 2.5  | V    |
| $V_{GSq}$            | gate-source quiescent voltage    | V <sub>DS</sub> = 32 V; I <sub>D</sub> = 810 mA                   | 1.65 | 2.15 | 2.65 | V    |
| I <sub>DSS</sub>     | drain leakage current            | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 32 V                     | -    | -    | 2.8  | μΑ   |
| I <sub>DSX</sub>     | drain cut-off current            | $V_{GS} = V_{GS(th)} + 3.75 V$                                    | -    | 32   | -    | Α    |
| I <sub>GSS</sub>     | gate leakage current             | V <sub>GS</sub> = 11 V; V <sub>DS</sub> = 0 V                     | -    | -    | 280  | nA   |
| g <sub>fs</sub>      | forward transconductance         | V <sub>DS</sub> = 10 V; I <sub>D</sub> = 8.1 A                    | -    | 11.5 | -    | S    |
| R <sub>DS(on)</sub>  | drain-source on-state resistance | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$I_D = 5.67 \text{ A}$ | -    | 85   | 149  | mΩ   |
| Peak dev             | vice                             |                                                                   | 1    | 1    |      |      |
| $V_{(BR)DSS}$        | drain-source breakdown voltage   | $V_{GS} = 0 \text{ V}; I_D = 3.0 \text{ mA}$                      | 65   | -    | -    | V    |
| V <sub>GS(th)</sub>  | gate-source threshold voltage    | V <sub>DS</sub> = 10 V; I <sub>D</sub> = 300 mA                   | 1.5  | 2.0  | 2.5  | V    |
| $V_{GSq}$            | gate-source quiescent voltage    | V <sub>DS</sub> = 32 V; I <sub>D</sub> = 1500 mA                  | 1.65 | 2.15 | 2.65 | V    |
| I <sub>DSS</sub>     | drain leakage current            | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 32 V                     | -    | -    | 2.8  | μΑ   |
| I <sub>DSX</sub>     | drain cut-off current            | $V_{GS} = V_{GS(th)} + 3.75 V$                                    | -    | 52   | -    | Α    |
| I <sub>GSS</sub>     | gate leakage current             | V <sub>GS</sub> = 11 V; V <sub>DS</sub> = 0 V                     | -    | -    | 280  | nA   |
| g <sub>fs</sub>      | forward transconductance         | V <sub>DS</sub> = 10 V; I <sub>D</sub> = 15 A                     | -    | 20.5 | -    | S    |
| R <sub>DS(on)</sub>  | drain-source on-state resistance | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$I_D = 10.5 \text{ A}$ | -    | 46   | 85   | mΩ   |

#### Table 7. RF characteristics

Test signal: 1-carrier W-CDMA; PAR = 9.6 dB at 0.01 % probability on the CCDF; 3GPP test model 1; 1 to 64 DPCH;  $f_1$  = 1455;  $f_2$  = 1508.5 MHz; RF performance at  $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA (main);  $V_{GS(amp)peak}$  = 0.5 V;  $T_{case}$  = 25 °C; unless otherwise specified; in an asymmetrical Doherty production test circuit at frequencies from 1452 MHz to 1511 MHz.

| Symbol     | Parameter                    | Conditions                | Min  | Тур  | Max | Unit |
|------------|------------------------------|---------------------------|------|------|-----|------|
| Gp         | power gain                   | P <sub>L(AV)</sub> = 93 W | 15   | 16.2 | -   | dB   |
| RLin       | input return loss            | P <sub>L(AV)</sub> = 93 W | -    | -15  | -10 | dB   |
| $\eta_{D}$ | drain efficiency             | P <sub>L(AV)</sub> = 93 W | 46.5 | 51   | -   | %    |
| ACPR       | adjacent channel power ratio | P <sub>L(AV)</sub> = 93 W | -    | -34  | -29 | dBc  |

#### Table 8. RF characteristics

Test signal: 1-carrier W-CDMA; PAR = 9.6 dB at 0.01 % probability on the CCDF; 3GPP test model 1; 1 to 64 DPCH; f = 1508.5 MHz; RF performance at  $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA (main);  $V_{GS(amp)peak}$  = 0.5 V;  $T_{case}$  = 25  $^{\circ}$ C; unless otherwise specified; in an asymmetrical Doherty production test circuit at a frequency of 1511 MHz.

| Symbol     | Parameter                    | Conditions                 | Min | Тур | Max | Unit |
|------------|------------------------------|----------------------------|-----|-----|-----|------|
| PARO       | output peak-to-average ratio | P <sub>L(AV)</sub> = 110 W | 6.3 | 6.9 | -   | dB   |
| $P_{L(M)}$ | peak output power            | P <sub>L(AV)</sub> = 110 W | 460 | 540 | -   | W    |

### 7. Test information

### 7.1 Ruggedness in Doherty operation

The BLC9G15LS-400AVT is capable of withstanding a load mismatch corresponding to VSWR = 10 : 1 through all phases under the following conditions:  $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V; f = 1454.5 MHz;  $P_L$  = 126 W (5 dB OBO); 1-carrier W-CDMA; 100 % clipping.

### 7.2 Impedance information

Table 9. Typical impedance of main device

Measured load-pull data of main device;  $I_{Dq}$  = 810 mA (main);  $V_{DS}$  = 30 V; pulsed CW ( $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %).

| f       | Z <sub>S</sub> [1] | Z <sub>L</sub> [1] | P <sub>L</sub> [2] | η <sub>D</sub> [2] | G <sub>p</sub> [2] |
|---------|--------------------|--------------------|--------------------|--------------------|--------------------|
| (MHz)   | (Ω)                | (Ω)                | (W)                | (%)                | (dB)               |
| Maximum | power load         |                    |                    |                    |                    |
| 1440    | 1.0 – j4.8         | 0.9 – j3.4         | 245                | 53.5               | 18.0               |
| 1480    | 1.4 – j5.3         | 0.9 – j3.7         | 245                | 55.6               | 18.3               |
| 1510    | 1.5 – j5.7         | 1.0 – j4.0         | 245                | 57.1               | 18.7               |
| Maximun | n drain efficiency | load               |                    |                    |                    |
| 1440    | 1.0 – j4.8         | 2.5 – j3.1         | 170                | 71.8               | 21.4               |
| 1480    | 1.4 – j5.3         | 2.5 – j2.9         | 153                | 72.3               | 21.8               |
| 1510    | 1.5 – j5.7         | 2.5 – j3.0         | 153                | 71.2               | 21.9               |

<sup>[1]</sup>  $Z_S$  and  $Z_L$  defined in Figure 1.

Table 10. Typical impedance of peak device

Measured load-pull data of peak device;  $I_{Dq}$  = 1800 mA (peak);  $V_{DS}$  = 30 V; pulsed CW ( $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %).

| f       | Z <sub>S</sub> [1] | Z <sub>L</sub> [1] | P <sub>L</sub> [2] | η <sub>D</sub> [2] | G <sub>p</sub> [2] |
|---------|--------------------|--------------------|--------------------|--------------------|--------------------|
| (MHz)   | (Ω)                | (Ω)                | (W)                | (%)                | (dB)               |
| Maximum | power load         |                    |                    |                    |                    |
| 1440    | 2.0 – j7.6         | 1.5 – j3.4         | 390                | 54.3               | 19.4               |
| 1480    | 3.0 – j8.0         | 1.6 – j3.4         | 400                | 57.0               | 19.7               |
| 1510    | 2.8 – j9.2         | 1.8 – j3.6         | 390                | 55.4               | 19.8               |
| Maximum | n drain efficiency | load               |                    |                    |                    |
| 1440    | 2.0 – j7.6         | 3.1 – j1.4         | 255                | 67.3               | 22.4               |
| 1480    | 3.0 – j8.0         | 2.5 – j1.7         | 271                | 68.3               | 22.3               |
| 1510    | 2.8 – j9.2         | 2.2 – j1.9         | 283                | 67.2               | 22.4               |

<sup>[1]</sup>  $Z_S$  and  $Z_L$  defined in <u>Figure 1</u>.

<sup>[2]</sup> At 3 dB gain compression.

<sup>[2]</sup> At 3 dB gain compression.



Fig 1. Definition of transistor impedance

### 7.3 Recommended impedances for Doherty design

#### Table 11. Typical impedance of main at 1:1 load

Measured load-pull data of main device;  $I_{Dq}$  = 810 mA (main);  $V_{DS}$  = 30 V; pulsed CW ( $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %).

| f     | Z <sub>S</sub> [1] | Z <sub>L</sub> [1] | P <sub>L(3dB)</sub> [2] | η <sub>D</sub> [2] | G <sub>p</sub> [2] |
|-------|--------------------|--------------------|-------------------------|--------------------|--------------------|
| (MHz) | (Ω)                | (Ω)                | (W)                     | (%)                | (dB)               |
| 1440  | 1.0 – j4.8         | 1.50 – j4.2        | 220                     | 45                 | 19.5               |
| 1480  | 1.4 – j5.3         | 1.40 – j3.7        | 230                     | 46                 | 19.6               |
| 1510  | 1.5 – j5.7         | 1.38 – j3.5        | 220                     | 47                 | 20.4               |

<sup>[1]</sup>  $Z_S$  and  $Z_L$  defined in Figure 1.

Table 12. Typical impedance of main device at 1: 2.5 load

Measured load-pull data of main device;  $I_{Dq}$  = 810 mA (main);  $V_{DS}$  = 30 V; pulsed CW ( $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %).

| f     | Z <sub>S</sub> [1] | Z <sub>L</sub> [1] | P <sub>L(3dB)</sub> [2] | η <sub>D</sub> [2] | G <sub>p</sub> [2] |
|-------|--------------------|--------------------|-------------------------|--------------------|--------------------|
| (MHz) | (Ω)                | (Ω)                | (W)                     | (%)                | (dB)               |
| 1440  | 1.0 – j4.8         | 3.4 – j3.5         | 140                     | 65                 | 22.0               |
| 1480  | 1.4 – j5.3         | 3.3 – j3.2         | 125                     | 65                 | 22.4               |
| 1510  | 1.5 – j5.7         | 3.3 – j3.0         | 120                     | 64                 | 23.2               |

<sup>[1]</sup>  $Z_S$  and  $Z_L$  defined in Figure 1.

Table 13. Typical impedance of peak device at 1:1 load

Measured load-pull data of peak device;  $I_{Dq}$  = 1500 mA (peak);  $V_{DS}$  = 30 V; pulsed CW ( $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %).

| f     | <b>Z</b> <sub>S</sub> [1] | Z <sub>L</sub> [1] | P <sub>L(3dB)</sub> [2] | η <sub>D</sub> [2] | G <sub>p</sub> [2] |
|-------|---------------------------|--------------------|-------------------------|--------------------|--------------------|
| (MHz) | (Ω)                       | (Ω)                | (W)                     | (%)                | (dB)               |
| 1410  | 2.0 – j7.6                | 2.0 – j4.2         | 380                     | 31                 | 19.0               |
| 1480  | 3.0 – j8.0                | 1.9 – j3.6         | 390                     | 32.5               | 19.6               |
| 1520  | 2.8 – j9.2                | 1.9 – j3.3         | 380                     | 33                 | 20.3               |

<sup>[1]</sup>  $Z_S$  and  $Z_L$  defined in Figure 1.

<sup>[2]</sup> At  $P_{L(AV)} = 93 \text{ W}$ .

<sup>[2]</sup> At  $P_{L(AV)} = 93 \text{ W}$ .

<sup>[2]</sup> At  $P_{L(AV)} = 93 \text{ W}$ .

Table 14. Off-state impedances of peak device

| f     | Z <sub>off</sub> |
|-------|------------------|
| (MHz) | $(\Omega)$       |
| 1410  | 1.22 – j3.50     |
| 1480  | 0.57 – j1.30     |
| 1520  | 0.43 – j0.63     |

### 7.4 Test circuit



Fig 2. Component layout

**Table 15.** List of components
See Figure 2 for component layout.

| Component                                   | Description                       | Value      | Remarks                   |
|---------------------------------------------|-----------------------------------|------------|---------------------------|
| C1, C10, C11, C13, C14, C21, C23, C24       | multilayer ceramic chip capacitor | 4.7 μF     | Murata GRM32ER71H475KA88L |
| C2, C3, C5, C7, C9, C12, C15, C16, C20, C22 | multilayer ceramic chip capacitor | 18 pF      | Murata Hi-Q 0805          |
| C4,C6, C27, C28                             | multilayer ceramic chip capacitor | 2.0 pF     | Murata Hi-Q 0805          |
| C8,C17, C18                                 | multilayer ceramic chip capacitor | 1.8 pF     | Murata Hi-Q 0805          |
| C19                                         | multilayer ceramic chip capacitor | 2.7 pF     | Murata Hi-Q 0805          |
| C25, C26                                    | electrolytic capacitor            | 470 μF     | 63 V                      |
| C29                                         | multilayer ceramic chip capacitor | 0.3 pF     | ATC 100A 0805             |
| R1, R2                                      | SMD resistor                      | 4.7 Ω, 1 % | 0805                      |

Table 15. List of components ... continued

See Figure 2 for component layout.

| Component | Description    | Value      | Remarks            |
|-----------|----------------|------------|--------------------|
| R3        | SMD resistor   | 50 Ω, 25 W | Anaren C16A50Z4    |
| X1        | hybrid coupler | 2 dB, 90°  | Anaren X3C20F1-02S |
| X2        | attenuator     | 1 dB       | Anaren D10AAXXZ4   |

### 7.5 Graphical data

#### 7.5.1 Pulsed CW



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V;  $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %.

- (1) f = 1452 MHz
- (2) f = 1492 MHz
- (3) f = 1511 MHz

Fig 3. Power gain and drain efficiency as function of output power; typical values



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V.

- (1) f = 1452 MHz
- (2) f = 1492 MHz
- (3) f = 1511 MHz

Fig 4. AM to PM as a function of output power; typical values

#### 7.5.2 1-Carrier W-CDMA

PAR = 9.6 dB per carrier at 0.01 % probability on the CCDF; 3GPP test model 1 with 64 DPCH (100 % clipping).



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V.

- (1) f = 1454.5 MHz
- (2) f = 1489.5 MHz
- (3) f = 1508.5 MHz

Fig 5. Power gain and drain efficiency as function of output power; typical values



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V.

- (1) f = 1454.5 MHz
- (2) f = 1489.5 MHz
- (3) f = 1508.5 MHz

Fig 6. Adjacent channel power ratio (5 MHz) and adjacent channel power ratio (10 MHz) as function of output power; typical values



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V.

- (1) f = 1454.5 MHz
- (2) f = 1489.5 MHz
- (3) f = 1508.5 MHz

Fig 7. Peak-to-average power ratio as a function of output power; typical values



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V.

- (1) f = 1454.5 MHz
- (2) f = 1489.5 MHz
- (3) f = 1508.5 MHz

Fig 8. Input return loss as a function of output power; typical values

BLC9G15LS-400AVT

All information provided in this document is subject to legal disclaimers.

© Ampleon Netherlands B.V. 2016. All rights reserved.

#### 7.5.3 2-Carrier W-CDMA

PAR = 9.6 dB at 0.01 % probability on the CCDF; 3GPP test model 1 with 64 DPCH (46 % clipping).



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V.

- (1) f = 1457 MHz
- (2) f = 1487 MHz
- (3) f = 1506 MHz

Fig 9. Power gain and drain efficiency as function of output power; typical values



 $V_{DS} = 32 \text{ V}; I_{Dq} = 810 \text{ mA}; V_{GS(amp)peak} = 0.5 \text{ V}.$ 

- (1) f = 1457 MHz
- (2) f = 1487 MHz
- (3) f = 1506 MHz

Fig 10. Adjacent channel power ratio (5 MHz) and adjacent channel power ratio (10 MHz) as function of output power; typical values



 $V_{DS}$  = 32 V;  $I_{Dq}$  = 810 mA;  $V_{GS(amp)peak}$  = 0.5 V.

- (1) f = 1457 MHz
- (2) f = 1487 MHz
- (3) f = 1506 MHz

Fig 11. Input return loss as a function of output power; typical values

BLC9G15LS-400AVT

All information provided in this document is subject to legal disclaimers.

#### 7.5.4 2-Tone VBW



## 8. Package outline



Fig 13. Package outline SOT1258-3

# 9. Handling information

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

## 10. Abbreviations

Table 16. Abbreviations

| Acronym | Description                                    |  |  |
|---------|------------------------------------------------|--|--|
| 3GPP    | 3rd Generation Partnership Project             |  |  |
| AM      | Amplitude Modulation                           |  |  |
| CCDF    | Complementary Cumulative Distribution Function |  |  |
| CW      | Continuous Wave                                |  |  |
| DPCH    | Dedicated Physical CHannel                     |  |  |
| ESD     | ElectroStatic Discharge                        |  |  |
| LDMOS   | Laterally Diffused Metal-Oxide Semiconductor   |  |  |
| MTF     | Median Time to Failure                         |  |  |
| ОВО     | Output Back Off                                |  |  |
| PAR     | Peak-to-Average Ratio                          |  |  |
| PM      | Phase Modulation                               |  |  |
| SMD     | Surface Mounted Device                         |  |  |
| VBW     | Video Bandwidth                                |  |  |
| VSWR    | Voltage Standing Wave Ratio                    |  |  |
| W-CDMA  | Wideband Code Division Multiple Access         |  |  |

# 11. Revision history

Table 17. Revision history

| Document ID          | Release date | Data sheet status  | Change notice | Supersedes |
|----------------------|--------------|--------------------|---------------|------------|
| BLC9G15LS-400AVT v.1 | 20160317     | Product data sheet | -             | -          |

### 12. Legal information

#### 12.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.ampleon.com">http://www.ampleon.com</a>.

#### 12.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Ampleon does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Ampleon sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Ampleon and its customer, unless Ampleon and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Ampleon product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Ampleon does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Ampleon takes no responsibility for the content in this document if provided by an information source outside of Ampleon.

In no event shall Ampleon be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Ampleon's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of Ampleon.

Right to make changes — Ampleon reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — Ampleon products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an

Ampleon product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Ampleon and its suppliers accept no liability for inclusion and/or use of Ampleon products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Ampleon makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Ampleon products, and Ampleon accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Ampleon product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Ampleon does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Ampleon products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Ampleon does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Ampleon products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.ampleon.com/terms">http://www.ampleon.com/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Ampleon hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Ampleon products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

BLC9G15LS-400AVT

All information provided in this document is subject to legal disclaimers.

© Ampleon Netherlands B.V. 2016. All rights reserved.

# **BLC9G15LS-400AVT**

#### **Power LDMOS transistor**

Non-automotive qualified products — Unless this data sheet expressly states that this specific Ampleon product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Ampleon accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Ampleon' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Ampleon' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Ampleon for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Ampleon' standard warranty and Ampleon' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

Any reference or use of any 'NXP' trademark in this document or in or on the surface of Ampleon products does not result in any claim, liability or entitlement vis-à-vis the owner of this trademark. Ampleon is no longer part of the NXP group of companies and any reference to or use of the 'NXP' trademarks will be replaced by reference to or use of Ampleon's own trademarks.

### 13. Contact information

For more information, please visit: http://www.ampleon.com

For sales office addresses, please visit: http://www.ampleon.com/sales

# **AMPLEON**

# **BLC9G15LS-400AVT**

#### **Power LDMOS transistor**

### 14. Contents

| 1     | Product profile                             |
|-------|---------------------------------------------|
| 1.1   | General description                         |
| 1.2   | Features and benefits                       |
| 1.3   | Applications                                |
| 2     | Pinning information                         |
| 3     | Ordering information                        |
| 4     | Limiting values                             |
| 5     | Thermal characteristics 2                   |
| 6     | Characteristics                             |
| 7     | Test information 4                          |
| 7.1   | Ruggedness in Doherty operation 4           |
| 7.2   | Impedance information 4                     |
| 7.3   | Recommended impedances for Doherty design 5 |
| 7.4   | Test circuit                                |
| 7.5   | Graphical data 7                            |
| 7.5.1 | Pulsed CW                                   |
| 7.5.2 | 1-Carrier W-CDMA 8                          |
| 7.5.3 | 2-Carrier W-CDMA 9                          |
| 7.5.4 | 2-Tone VBW                                  |
| 8     | Package outline                             |
| 9     | Handling information 12                     |
| 10    | Abbreviations                               |
| 11    | Revision history 12                         |
| 12    | Legal information                           |
| 12.1  | Data sheet status                           |
| 12.2  | Definitions                                 |
| 12.3  | Disclaimers                                 |
| 12.4  | Trademarks14                                |
| 13    | Contact information 14                      |
| 14    | Contents                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.